IEEE Distinguished Lecture Series, Friday, April 1<sup>st</sup>, 2005

## CMOS Scaling Limits and Nanoelectronic Devices

#### Yoshio Nishi

Professor, Electrical Engineering Director of Research, Center for Integrated Systems Director, Stanford Nanofabrication Facility Stanford University Stanford, California 94305-4070 nishiy@stanford.edu

# Contents

- Nanoelectronics, evolutionary "nano" and challenges
- Metal gate/high K dielectrics and improvement of carrier mobility
- Integration density improvement, paradigm changes?
- Power consumption as the challenge
- "Wires and Tubes" as revolutionary "nano"
- What's beyond in revolutionary "nano"?
- What could possibly make the revolutionary "nano" real?
- Summary

## "Nano" electronic devices

- Evolutionary Nano scaled CMOS
   SOI
   GeMOS
   Strained CMOS
   FinFET
- Revolutionary Nano CNT Nanowires Molecular electronics Spintronics

#### **Evolutionary Silicon CMOS** 90 nm node 2003 65 nm node 2005 45 nm node 2007 32 nm node 2009 50 nm length 22 nm node (IEDM 2002) 40nm 2011 30 nm prototype 25 nm \_\_=20nm (IEDM 2000) 20 nm prototype **15nm** (VLSI 2001) 15 nm prototype (IEDM 2001)

Planar Si CMOS will scale down to ~10 nm L<sub>GATE</sub> Will performance and leakage be what we need? *Mark Bohr*  10 nm prototype (DRC 2003)

# What conditions made sequential growth of IC manufacturing?

- Planar technology for precise control of positions in two dimensional plane, enabling the Moore's Law
- Ion implantation for vertical control of impurity profiles
- Film deposition and etching enabling vertical scaling
- CD control within 10% of minimum geometry
- Clean technology resulting in defect density control for over 85% yield for 10<sup>9</sup> devices on chip.
- Every new technology node enabled 30-50% cost reduction per bit or gate over previous node
- Highly controlled environment for credible statistical data acquisitions

## Saturation of I<sub>dsat</sub>



- I<sub>Dsat</sub> data from IBM, TI, Intel, AMD, Motorola and Lucent for constant I<sub>OFF</sub>
- Low  $V_t$  is desirable for high ON current:  $I_{dsat} \propto (V_{dd} V_t)^{\eta}$
- High V<sub>t</sub> desirable for low OFF current:

Changhoon Choi, PhD Thesis in Dutton Group, Stanford Univ., 2002

#### Transistor CV/I Delay and Leakage Trends



Continued gate delay reduction, but at the expense of leakage current

## **MOSFET Scaling Limit: Leakage**



#### □ Ability to control *I*<sub>off</sub> will limit gate-length scaling

- Thermionic emission over barrier
- QM tunneling through barrier
- Band-to-band tunneling from body to drain
- To suppress D/S leakage, need to use:
  - Higher body doping to reduce DIBL
    ⇒ lower mobility, higher junction capacitance, increased junction leakage
  - Thinner gate dielectric to improve gate control  $\Rightarrow$  higher gate leakage
  - Ultra-shallow S/D junctions to reduce DIBL  $\Rightarrow$  higher  $R_{series}$



## Effects of Scaling Bulk MOSFET on Mobility





- □ Increases in substrate doping ⇒ N<sub>dep</sub> ↑
  □ Gate oxide thickness decrease ⇒ N<sub>Channel</sub> ↑
- $\square$   $\mathsf{E}_{\mathsf{eff}}$  increases with scaling  $\Rightarrow$   $\mu$   $\Downarrow$
- **\Box** Reduced gate oxide thickness increases remote charge scattering  $\Rightarrow \mu \downarrow \downarrow$
- □ High k dielectrics have higher coulombic scattering due to surface states and soft phonon scattering  $\Rightarrow \mu ↓$

## Key questions to evolutionary "nano"

- How far can "scaled CMOS" go?
- Would the rate of increase in Idsat hold?
- What can possibly allow us to break "the curse of universal mobility"?
- Is there any trick to maintain s-factor for low loff?

# Contents

- Nanoelectronics, evolutionary "nano" and challenges
- Metal gate/high K dielectrics and improvement of carrier
  mobility
- Integration density improvement, paradigm changes?
- Power consumption as the challenge
- "Wires and Tubes" as revolutionary "nano"
- What's beyond in revolutionary "nano"?
- What could possibly make the revolutionary "nano" real?
- Summary

## **Issues With High k Dielectrics**



- Bulk and interface traps and charges  $\Rightarrow$  mobility, reliability
- Contamination of Si by metal atoms
- Compatibility with gate electrode  $\Rightarrow$  metal gate
- High temperature stability
- Minimum EOT achievable
- Technology integration

Extensive research is needed to understand these mechanisms and how to minimize their impact on device performance

#### High Resolution TEM showing 0.03 μm Channel Length

**Richard Chapman** 



• acceptor atom

# Metal gate and high K

- Avoid poly depletion/remote charge scattering and reduce ionized impurity scattering in channel: *metal gate*
- Reduce gate tunneling: *high K*
- Suppress soft phonon scattering caused by softer metal-oxygen bond: *metal gate & high K*
- Need "workfunction engineering": *metal* gate

### Capacitance and Leakage for High-k Gate Dielectric Films Grown Using ALCVD



Stanford Univ. 2002

Chui, Kim, Saraswat and McIntyre Stanford Univ. 2004



#### Approaches for Workfunction Tuning (INMP)

| Gate structure                  |  | Examples                | Adjustable<br>workfunction | Issues                                         |  |
|---------------------------------|--|-------------------------|----------------------------|------------------------------------------------|--|
| Dual metal <sup>*</sup>         |  | Ti/Mo; Ti/Ni            | None                       | Etch damage                                    |  |
| Alloy**                         |  | Ta/Ru                   | ~ 0.8 eV                   | Non-uniform<br>degree of alloying,<br>toxicity |  |
| Implanted<br>metal <sup>*</sup> |  | TiNx, Mo                | ~ 0.4 eV                   | Dielectric damage                              |  |
| silicide***                     |  | NiSi; TiSi              | ~ 1 eV                     | Dopant<br>penetration                          |  |
| Bilayer                         |  | Al/Ni; Ti/Pt;<br>Al/TaN | ~ 1 eV                     | Thermal stability                              |  |

\*King, UC Berkeley

\*\*Misra, NC state University

\*\*\*Patrick, UC Berkeley

### Electrostatic: Double-Gate Transistor Structures



#### Transport: Effects of Biaxial Tensile Strain on Si Energy Bands



### Sub-band Structure Engineering



S. Takagi, May 2003 at Stanford

## What about carrier transport in ultra short channel MOSFET

"Electrons will not reach saturation velocity before reaching the drain." Change in transport mechanism As the channel length becomes in the range of ballistic transport:

- Initial velocity is more important than the saturation velocity: "low field mobility" plays major role
- Carrier scattering mechanisms by surface roughness, remote charges, surface phonons still remain important
- Charge injection efficiency from the source: another key for the performance

## Why Germanium MOS Transistors?

- More symmetric and higher carrier mobilities (low-field)
  - ⇒ More efficient source injection
  - $\Rightarrow\downarrow$  CMOS gate delay
- Smaller energy bandgap  $\Rightarrow$  Survives  $V_{DD}$  scaling  $\Rightarrow \downarrow R$  with  $\downarrow$  barrier height
- Lower temperature processing ⇒3-D compatible
- Use high-k dielectrics to passivate Ge



#### High Mobility Ge FETs with High-k (INMP)



#### Effective Field (MV/cm)

#### Key Results

- Passivation of Ge with GeO<sub>x</sub>N<sub>y</sub>, ZrO<sub>2</sub> and HfO<sub>2</sub>
- n and p dopant incorporation
- 1st demo of Ge MOSFETs with metal gate and hi- $\!\kappa$
- p-MOSFET with 3× mobility vs. Hi-k Si
- n-MOSFET demonstrated but mobility low

Chui, et. al., IEDM 2002 & IEDM 2003

0.6

# Side benefit of germanium when it is applied to VLSI for high performance

" It is a narrow band gap semiconductor"

# Contents

- Nanoelectronics, evolutionary "nano" and challenges
- Metal gate/high K dielectrics and improvement of carrier mobility
- Integration density improvement, paradigm changes?
- Power consumption as the challenge
- "Wires and Tubes" as revolutionary "nano"
- What's beyond in revolutionary "nano"?
- What could possibly make the revolutionary "nano" real?
- Summary

## Integration of Heterogeneous Functionality

- SOC, driven by digital/analog/RF/power
- SIP, driven by cost
- 3D integration, the future?

#### System-on-a-Chip (SoC)



IP ; CPU, DSP, memories, analog, I/O, logic.. HW/FW/SW



## 3-D integration



Very Long Wire



**Shorter Wire** 





#### 2-D System

**3-D System** 

- Integration of heterogeneous technologies possible, e.g., memory & logic, optical I/O
- Reduce chip footprint
- Replace long horizontal wires by short vertical wires
- Interconnect length  $\Downarrow$  and therefore R, L, C  $\Downarrow$ 
  - Power reduction
  - Delay reduction

Slide courtesy of K.C. Saraswat

#### Motivation: Integration Density



The Best Integrators of Electronic Devices Will Own the Heart of Every System – We have <15 Years to Figure it out

Source: D. Radack, DARPA

# Contents

- Nanoelectronics, evolutionary "nano" and challenges
- Metal gate/high K dielectrics and improvement of carrier mobility
- Integration density improvement, paradigm changes?
- Power consumption as the challenge
- "Wires and Tubes" as revolutionary "nano"
- What's beyond in revolutionary "nano"?
- What could possibly make the revolutionary "nano" real?
- Summary

Silicon Based CMOS as "Dominant design" in microelectronics due to lowest power consumption

However, both active and passive power consumptions becoming the most challenging issues in nanoelectronics era

#### Power breakdown at the 180nm node



Chandra, Kapur and Saraswat, IEEE IITC, June 2002

### Result: scaling of power components



Chandra, Kapur and Saraswat, IEEE IITC, June 2002

## Power Consumption and Embedded memory

- As we see continuous increase in embedded memory capacity, power consumed by memory has become significant issue
- Stand-by power for SRAM is destined to increase with MOS loff increase
- Soft error immunity also decrease
- Non-volatile memory will be an important part of possible solutions
- Mushrooming of new non-volatility ideas with nanoelectronics era coming



## Comparison

|                                                                                     | Flash                                                                                                                                                                                       | CBRAM        | FeRAM                                                                                                   | MRAM                                                             | ORAM            | PCRAM                                                   |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------|---------------------------------------------------------|
| Maturity                                                                            | High Volume<br>Product                                                                                                                                                                      | Single Cells | Niche Products                                                                                          | Product Samples                                                  | Single Cells    | Product<br>Demonstrators                                |
| Density                                                                             | 4Gb                                                                                                                                                                                         | -            | 32Mb                                                                                                    | 16Mb                                                             | -               | 64Mb                                                    |
| Cell Size [um <sup>2</sup> ]                                                        | 0.025                                                                                                                                                                                       | -            | 0.6                                                                                                     | 1.4                                                              | -               | 0.5                                                     |
| Embeddability                                                                       | Yes                                                                                                                                                                                         | Yes          | Yes                                                                                                     | Yes                                                              | Yes             | Yes                                                     |
| Nonvolatile                                                                         | Yes                                                                                                                                                                                         | Yes          | Yes                                                                                                     | Yes                                                              | Yes             | Yes                                                     |
| Random Read<br>Access                                                               | 80ns/10µs                                                                                                                                                                                   | <200ns       | 50ns                                                                                                    | 30ns                                                             | <200ns          | 50ns                                                    |
| Random Write<br>Access                                                              | ~10µs<br>(erase 100ms)                                                                                                                                                                      | <200ns       | 75ns                                                                                                    | 30ns                                                             | <100ns          | 50ns                                                    |
| Destructive READ                                                                    | No                                                                                                                                                                                          | No           | Yes                                                                                                     | No                                                               | No              | No                                                      |
| Write Endurance                                                                     | 10 <sup>6</sup>                                                                                                                                                                             | >105         | >10 <sup>12</sup>                                                                                       | 10 <sup>15</sup>                                                 | 10 <sup>5</sup> | >10 <sup>12</sup>                                       |
| Write Voltage                                                                       | Vdd+~10V                                                                                                                                                                                    | Vdd          | Vdd                                                                                                     | Vdd                                                              | Vdd+~2V         | Vdd                                                     |
| Companies<br>(Criteria: IEDM,<br>ISSCC, VLSI<br>publication during<br>last 3 years) | Actrans Systems,<br>eMemory Tech.,<br>Fujitsu, HaloLSI,<br>Infineon, Intel,<br>Macronix,<br>Motorola,<br>Powerchip,<br>Renesas / Hitachi,<br>Samsung,<br>Sandisk, Sony,<br>SST, ST, Toshiba |              | Agilent, Fujitsu,<br>Hynix, Infineon<br>Matsushita, Oki<br>Ramtron<br>Samsung<br>Sanyo<br>Toshiba<br>Tl | IBM<br>Infineon<br>Motorola<br>NEC<br>Renesas<br>Samsung<br>Sony | Infineon        | Hitachi<br>Intel<br>Macronix<br>Ovonyx<br>Samsung<br>ST |

# Hybrid integration of optoelectronic devices to CMOS

Silicon CMOS chip with gold bonding pads



GaAs optoelectronic chip with indium flip-chip bumps

III-V Device arrays on CMOS





WDM interconnect chip (with light beams)

SOI chip (optical clocking)

Low capacitance MSM photodetectors on CMOS





optical latency test chip

D. Millar, Stanford Univ.

## Monolithically Integrated Receiver

#### Ge Transistor + Ge Photodetector:

- Employ recrystallization techniques on  $\alpha$ -Ge films at low temp  $\Rightarrow$  Improve film crystallinity to  $\downarrow I_{dark}$  and  $\downarrow$  carrier scattering
- Integration of optical receiver in the upper active (Ge) layer
  ⇒ On-chip optical clock distribution in 3D-ICs



Already enough for "evolutionary nano", but what about "revolutionary nano"????

# Contents

Nanoelectronics, evolutionary "nano" and challenges

- Metal gate/high K dielectrics and improvement of carrier mobility
- Integration density improvement, paradigm changes?
- Power consumption as the challenge
- *"Wires and Tubes" as revolutionary "nano"*
- What's beyond in revolutionary "nano"?
- What could possibly make the revolutionary "nano" real?
- Summary

# Revolutionary "nano"

- Still charge controlled device?
- Better electrostatics?
- Better transport properties?
- Control of every parameters which has been "pre-requisite" of evolutionary "nano"

# Why Nanowires ?

- Lithography independent (self-assembled)
- Low thermal budget process
- High mobility charge transport
- Building block for modern nanoscale devices and structures
- Potential for exploring scaling in dimensionality



Yue Wu et. al., NANO LETTERS 2004, Vol. 4, No. 3, pp. 433-436

### Germanium Nanowire Growth Results



20 - 60 nm silicon and germanium nanowires

# Alignment: In situ growth in electric field

#### Patterned catalyst strip





#### E-field $1V/\mu m$

# GeNW FETs with HfO<sub>2</sub> as gate dielectrics



## **Ballistic Nanotube Transistors**



Key Challenge: Low thermal budget controlled growth

Integration of Nanotubes with Si MOS Technology?

Nanotube/Si CMOS hybrid devices: a possible approach to future electronics?

### Integrated Carbon Nanotube Devices with MOS Circuits



Berkeley-Stanford

# Contents

- Nanoelectronics, evolutionary "nano" and challenges
- Metal gate/high K dielectrics and improvement of carrier mobility
- Integration density improvement, paradigm changes?
- Power consumption as the challenge
- "Wires and Tubes" as revolutionary "nano"
- What's beyond in revolutionary "nano"?
- What could possibly make the revolutionary "nano" real?
- Summary

#### Nanotechnology Eras



#### Transistor CV<sup>2</sup> Switching Energy Trend



# What's beyond charge control devices??

• Spintronics?

Spin-lattice relaxation time too short? Room temperature operations?

• Molecular devices?

Any gain? Molecule-electrode contact?

• A variety of "non-volatile memory"

#### Spin Based Switch





<u>Spin</u>

# Contents

- Nanoelectronics, evolutionary "nano" and challenges
- Metal gate/high K dielectrics and improvement of carrier mobility
- Integration density improvement, paradigm changes?
- Power consumption as the challenge
- "Wires and Tubes" as revolutionary "nano"
- What's beyond in revolutionary "nano"?
- What could possibly make the revolutionary "nano" real?
- Summary

## Challenges Facing a Pervasive Replacement of "Ultimate Scaled CMOS"

- Operable at room temperature
- Cost of less than 0.5 micro-cents per logic gate
- Greater than 4x10<sup>8</sup> logic gates per cm<sup>2</sup>
- Greater than 10<sup>10</sup> "minimum-size switches" per cm<sup>2</sup> (e.g., SRAM transistors)
- Cost of less than 50 nano-cents per bit of memory
- Greater than 30 Gbits of memory per cm<sup>2</sup>
- Intrinsic switching speed greater than 5 THz
- Power consumption of less than 6 µW per MOP/sec
- Reliability of greater than 10<sup>5</sup> hours (~ 10 years) operating lifetime
- SER of less than a few thousand FITs per Mbit in terrestrial environment
- Capable of "mass production" (e.g., > 1 million units /day)
- Ability to integrate logic, analog, RF, memory (high-speed, high-density, nonvolatile, etc.)

# Revolutionary "nano" in evolutionary "nano" space?

- Current drive capability: Except for CNT, wires are fundamentally same as scaled CMOS
- Density: Unless vertically standing, neither CNT nor wire adds much density improvement
- New semiconducting materials or band engineering provides further current gain
- Non-volatile memories can deal with chip power consumption if endurance/imprint issues solved
- 3D integration of "revolutionary nano" on top of "evolutionary nano" could assure continuation of Moore's law, i.e. density increase with reduced cost/gate or bit



## Moore's Law Increasingly Relies on Introduction of New Materials



## Summary

- Changes from microelectronics to nanoelectronics is beyond the geometry shrink, but a combination of evolutionary and revolutionary progress of science and technology
- Nanotechnology requires broad spectrum of expertise and cross disciplinary interactions for people and organization involved from industry and academia
- System on chip integration not only 2D but likely to be 3D with active layer stacking beyond wafer/die bonding, accompanied by manufacturing/testability challenges, providing new challenge to interconnect
- Revolutionary "nano" has still a long way to go before any practical applications in integrated electronics where strong focus from engineering are needed