### VLSI Architectures for Communications and Signal Processing

### **Kiran Gunnam**

IEEE SSCS Distinguished Lecturer

### Outline

#### Part I

- Trends in Computation and Communication
- o Basics
- Pipelining and Parallel Processing
- Folding, Unfolding, Retiming, Systolic Architecture Design

#### Part II

- LDPC Decoder
- o Turbo Equalization, Local-Global Interleaver and Queuing
- Error Floor Mitigation (Brief)
- T-EMS (Brief)

### VLSI Architectures for Communications and Signal Processing



A systematic design technique is needed to transform the communication and signal processing algorithms to practical VLSI architecture.

Performance of the base algorithm has to be achieved using the new hardware friendly algorithm

- Area, power, speed constraints govern the choice and the design of hardware architecture.

Time to design is increasingly becoming important factor: Configurable and run-time programmable architectures

- More often, the design of hardware friendly algorithm and corresponding hardware architecture involves an iterative process.

# Communication and Signal Processing applications

- Wireless Personal Communication 3G,B3G,4G,...etc.
   802.16e,802.11n,UWB,...etc.
- Digital Video/Audio Broadcasting
   DVB-T/H, DVB-S,DVB-C, ISDB-T,DAB,...etc.
- Wired Communications
  - DSL, HomePlug, Cable modem, etc.
- Storage
- -Magnetic Read Channel, Flash read channel
- Video Compression
- TV setup box

#### **Convergence of Communications and Semiconductor technologies**

- High system performance
- Increase Spectrum efficiency of modem (in bits/sec/Hz/m^3)
  - Multi-antenna diversity
  - Beamforming
  - Multi-user detection
  - Multi-input Multi-output (MIMO) Systems Etc.
  - High silicon integrations
    - Moore's Law
    - High-performance silicon solutions
    - Low power and cost

- Mobile devices getting more computation, vision and graphics capabilities

# Challenges in VLSI for Communication and Signal Processing

- How to bridge the gap between communication algorithms and IC capabilities.
- Efficient and Flexible DSP VLSI methods considering communication algorithmic requirements



#### Single Processor Performance Trends



Courtesy: NAE Report, "The Future of Computing Performance: Game Over or Next Level?"

FIGURE S.1 Historical growth in singleprocessor performance and a forecast of processor performance to 2020, based on the ITRS roadmap.

The dashed line represents expectations if single-processor performance had continued its historical trend.

The vertical scale is logarithmic. A break in the growth rate at around 2004 can be seen.

Before 2004, processor performance was growing by a factor of about 100 per decade; since 2004, processor performance has been growing and is forecasted to grow by a factor of only about 2 per decade.

In 2010, this expectation gap for singleprocessor performance is about a factor of 10; by 2020, it will have grown to a factor of 100.

Note that this graph plots processor clock rate as the measure of processor performance. Other processor design choices impact processor performance, but clock rate is a dominant processor performance determinant.,

#### **Scaling Trends**



FIGURE 2.1 Transistors, frequency, power, performance, and cores over time (1985-2010). The vertical scale is logarithmic. Data curated by Mark Horowitz with input from Kunle Olukotun, Lance Hammond, Herb Sutter, Burton Smith, Chris Batten, and Krste Asanoviç.

Courtesy: NAE Report, "The Future of Computing Performance: Game Over or Next Level?"

#### Why Dedicated Architectures? Energy Efficiency



FIGURE 3.5 Energy efficiency comparison of CPUs, DSPs, and ASICs. SOURCE: Robert Brodersen of the University of California, Berkeley, and Teresa Meng of Stanford University. Data published at International Solid-State Circuits Conference (0.18- to 0.25-µm).

Courtesy: NAE Report, "The Future of Computing Performance: Game Over or Next Level?"

#### Why Dedicated Architectures? Area Efficiency



FIGURE 3.6 Area efficiency comparison of CPUs, DSPs, and ASICs. SOURCE: Robert Brodersen of the University of California at Berkeley and Teresa Meng of Stanford University.

NAE Report Recommendation: "Invest in research and development of parallel architectures driven by applications, including enhancements of chip multiprocessor systems and conventional data-parallel architectures, cost effective designs for application-specific architectures, and support for radically different approaches."

Courtesy: NAE Report, "The Future of Computing Performance: Game Over or Next Level?"

#### **Basic Ideas**





Less inter-processor communication Complicated processor hardware More inter-processor communication Simpler processor hardware

|                      | Colors: different types of operations performed          |
|----------------------|----------------------------------------------------------|
|                      | a, b, c, d: different data streams processed             |
| Courterer Vie Han Ha | Can combine parallel processing and pipelining-will have |
| Courtesy: Yu Hen Hu  | 16 processors instead of 4.                              |

#### **Basic Ideas**



overhead is indicated by shaded blocks.

Bora et. al, "Power and Area Efficient VLSI Architectures for Communication Signal Processing", ICC 2006

#### **Data Dependence**

 Parallel processing requires NO data dependence between processors



 Pipelined processing will involve inter-processor communication



#### Folding



(a) reference



(b) folding

Concept of folding: (a) time-serial computation, (b) operation folding. Block *Alg* performs some algorithmic operation.

Bora et. al, "Power and Area Efficient VLSI Architectures for Communication Signal Processing", ICC 2006

#### Unfolding



transform the dfg of 1 input and 1 output into dfg that receives 2 inputs and produce 2 outputs at each time.

Courtesy: Yu Hen Hu

#### **Block Processing**

- One form of vectorized parallel processing of DSP algorithms. (Not the parallel processing in most general sense)
- Block vector: [x(3k) x(3k+1) x(3k+2)]
- Clock cycle: can be 3 times longer
- Original (FIR filter):

$$y(n) = a \cdot x(n) + b \cdot x(n-1)$$
$$+ c \cdot x(n-2)$$

Courtesy: Yu Hen Hu

Rewrite 3 equations at a time:

| y(3k)     |    | $\int x(3k)$              |    | $\begin{bmatrix} x(3k-1) \end{bmatrix}$ |     | $x(3k-2)^{-1}$ |
|-----------|----|---------------------------|----|-----------------------------------------|-----|----------------|
| y(3k + 1) | =a | x(3k+1)                   | +b | x(3k)                                   | + c | x(3k-1)        |
| y(3k+2)   |    | $\lfloor x(3k+2) \rfloor$ |    | x(3k+1)                                 |     | x(3k)          |

Define block vector  $\mathbf{x}(k) = \begin{bmatrix} x_1(3k) \\ x_2(3k+1) \end{bmatrix}$ 

Block formulation: 
$$\lfloor x(3k+2) \rfloor$$

$$\mathbf{y}(k) = \begin{bmatrix} a & 0 & 0 \\ b & a & 0 \\ c & b & a \end{bmatrix} \mathbf{x}(k) + \begin{bmatrix} 0 & c & b \\ 0 & 0 & c \\ 0 & 0 & 0 \end{bmatrix} \mathbf{x}(k-1)$$

16

#### **Systolic Architectures**



Figure by Rainier

Matrix-like rows of data processing units called cells.

Transport Triggered.

Matrix multiplication C=A\*B.

A is fed in a row at a time from the top of the array and is passed down the array,

B is fed in a column at a time from the left hand side of the array and passes from left to right.

Dummy values are then passed in until each processor has seen one whole row and one whole column.

The result of the multiplication is stored in the array and can now be output a row or a column at a time, flowing down or across the array.

### LDPC DECODER

7/21/2013

# Requirements for Wireless systems and Storage Systems

Magnetic Recording systems

- Data rates are 3 to 5 Gbps.
- Real time BER requirement is 1e-10 to 1e-12
- Quasi real-time BER requirement is 1e-15 to 1e-18
- Main Channel impairments: ISI+ data dependent noise (jitter)

+ erasures

• Channel impairments are getting worse with the increasing recording densities.

Wireless Systems:

- Data rates are 0.14 Mbps (CDMA 2000) to 326.4 Mbps (LTE UMTS/4GSM).
- Real time BER requirement is 1e-6
- Main Channel impairments: ISI (frequency selective channel)
- •

- + time varying fading channel
- + space selective channel
- + deep fades
- Increasing data rates require MIMO systems and more complex channel estimation and receiver algorithms

In general the algorithms used in wireless systems and magnetic recording systems are similar. The increased complexity in magnetic recording system stems from increased data rates while the SNR requirements are getting tighter.

For ISI channels, the near optimal solution is turbo equalization using a detector and advanced ECC such as LDPC.

#### **Introduction to Channel Coding**



Figure 1: Block Diagram of Communication System

Channel Encoder introduces redundancy in transmitted bit stream

Channel decoder use the redundancy to correct the errors due to channel impairments and noise.

Low-Density Parity-Check (LDPC) Code is the best available error correction code.

#### **Some Notation and Terminology**

- k- number of input (information) bits.
  n number of output (coded) bits
- Code is a set of 2<sup>k</sup> vectors of length n
- Encoder is a specific mapping of 2<sup>k</sup> inputs to codewords
- Decoder tries to recover the information bits from the received code word that is corrupted with channel impairments
- d<sub>min</sub> minimum distance of the code
  Smallest Hamming distance between any two codewords.

Courtesy: Dr. Krishna Narayanan (Texas A&M)

#### **Shannon Capacity and Channel Codes**

- The Shannon limit or Shannon capacity of a communications channel is the theoretical maximum information transfer rate of the channel, for a particular noise level.
- Random and long code lengths achieve channel capacity.
- To construct a random code, pick 2<sup>k</sup> codewords of length n at random. Code is guaranteed to be good as k!
- Decoding random codes, require storage of 2<sup>k</sup> codewords
- There are only about  $10^{82}$  (~  $2^{276}$ ) atoms in the universe.
- Encoding/Decoding complexities don't increase drastically with k
- Storage does not increase drastically with k
- Randomness Vs Structure
- Random codes are good
- But structure is needed to make it practical

Courtesy: Dr. Krishna Narayanan (Texas A&M)

#### **Coding Theory Advances**

- There are two kinds of codes: Block Codes and Convolutional codes
- Block Codes: In an (n,k) block code, k bits are encoded in to n bits.
  Block code is specified by k x n generator matrix G or an (n-k) x n parity check matrix H
- Examples: Hamming, BCH, Reed Solomon Codes. Hard decision decoding is used. Soft decoding possible- but complex.
- Convolutional codes: Can encode infinite sequence of bits using shift registers. Soft decision decoding such as viterbi can achieve optimal maximum likelihood decoding performance.
- Turbo Codes (1993): Parallel concatenated convolutional codes.
- Rediscovery: LDPC Block code(1962, 1981, 1998). Near shannon limit code, Efficient soft decoding (message passing) and with iterations.

#### **Progress in Error Correction Systems**



Figure 1.7 Milestones in the drive toward channel capacity achieved by the space systems which evolved over the past 40 years as an answer to the Shannon capacity challenge.

□Source :Trellis coding by C. Schlegel, IEEE Press

#### LDPC Decoding, Quick Recap



Variable nodes correspond to the soft information of received bits.

Check nodes describe the parity equations of the transmitted bits.

eg. v1+v4+v7=0; v2+v5+v8=0 and so on.

The decoding is successful when all the parity checks are satisfied (i.e. zero).

#### LDPC Decoding, Quick Recap

#### • There are four types of LLR messages

- Message from the channel to the n-th bit node,  $L_n$
- Message from n-th bit node to the m-th check node  $Q_{n->m}^{(i)}$  or simply  $Q_{nm}^{(i)}$
- Message from the m-th check node to the n-th bit node  $R_{m->n}^{(i)}$  or simply  $R_{mn}^{(i)}$
- Overall reliability information for n-th bit-node  $P_n$



#### **Decoder Architectures**

- Parallelization is good-but comes at a steep cost for LDPC.
- Fully Parallel Architecture:
- All the check updates in one clock cycle and all the bit updates in one more clock cycle.
- Huge Hardware resources and routing congestion.

#### **Decoder Architectures, Serial**

- Check updates and bit updates in a serial fashion.
- Huge Memory requirement. Memory in critical path.



#### Serial Architecture

[1] Levine, .etal Implementation of near Shannon limit error-correcting codes using reconfigurable hardware IEEE Field-Programmable Custom Computing Machines, 2000

#### **Decoder Architectures, Serial**



Serialized and fully pipelined implementation requires two memory buffers per stage, alternating between read/write.

#### Serial Architecture.

[2] E. Yeo, "VLSI architectures for iterative decoders in magnetic recording channels," IEEE Trans. Magnetics, vol.37, no.2, pp. 748-55, March 2001.

#### **Semi-parallel Architectures**

- Check updates and bit updates using several units.
- Partitioned memory by imposing structure on H matrix.
- Practical solution for most of the applications.
- There are several semi-parallel architectures proposed.
- Complexity differs based on architecture and scheduling.

#### **On-the-fly Computation**

Our previous research ([1-13]) introduced the following concepts to LDPC decoder implementation

- 1. Block serial scheduling
- 2. Value-reuse,
- 3. Scheduling of layered processing,
- 4. Out-of-order block processing,
- 5. Master-slave router,
- 6. Dynamic state,
- 7. Speculative Computation
- 8. Run-time Application Compiler [support for different LDPC codes with in a class of codes. Class:802.11n,802.16e,Array, etc. Off-line re-configurable for several regular and irregular LDPC codes]

All these concepts are termed as On-the-fly computation as the core of these concepts are based on minimizing memory and re-computations by employing just

in-time scheduling. For this presentation, we will focus on concept 4.

#### **Layered Decoder Architecture**

Optimized Layered Decoding with algorithm transformations for reduced memory and computations

| $\vec{R}_{l,n}^{(0)} = 0, \vec{P}_n = \vec{L}_n^{(0)}$                                                | [Initialization for each new received data frame], | (9)  |
|-------------------------------------------------------------------------------------------------------|----------------------------------------------------|------|
| $\forall i = 1, 2, \cdots, it_{\max}$                                                                 | [Iteration loop],                                  |      |
| $\forall l = 1, 2, \cdots, j$                                                                         | [Sub-iteration loop],                              |      |
| $\forall n = 1, 2, \cdots, k$                                                                         | [Block column loop],                               |      |
| $\left[\vec{Q}_{l,n}^{(i)}\right]^{S(l,n)} = \left[\vec{P}_n\right]^{S(l,n)} - \vec{P}_n$             | $\vec{R}_{l,n}^{(i-1)}$ ,                          | (10) |
| $\vec{R}_{l,n}^{(i)} = f\left(\left[\vec{Q}_{l,n'}^{(i)}\right]^{S(l,n')}, \forall n$                 | $i' = 1, 2, \cdots, k$                             | (11) |
| $\left[\vec{P}_{n}\right]^{S(l,n)} = \left[\vec{Q}_{l,n}^{(i)}\right]^{S(l,n)} + \vec{R}_{l,n}^{(i)}$ | ),<br>,                                            | (12) |

where the vectors  $\vec{R}_{l,n}^{(i)}$  and  $\vec{Q}_{l,n}^{(i)}$  represent all the *R* and *Q* messages in each  $p \times p$  block of the *H* matrix, s(l,n) denotes the shift coefficient for the block in  $l^{th}$  block row and  $n^{th}$  block column of the *H* matrix.

 $[\vec{Q}_{l,n}^{(i)}]^{s(l,n)}$  denotes that the vector  $\vec{Q}_{l,n}^{(i)}$  is cyclically shifted up by the amount s(l,n)

k is the check-node degree of the block row.

A negative sign on s(l,n) indicates that it is a cyclic down shift (equivalent cyclic left shift).

 $f(\cdot)$  denotes the check-node processing, which embodiments implement using, for example, a Bahl-Cocke-Jelinek-Raviv algorithm ("BCJR") or sum-of-products ("SP") or Min-Sum with scaling/offset.

#### Layered Decoder Architecture



#### **Layered Decoder Architecture**



#### Advantages

- 1) Q memory (some times we call this as LPQ memory) can be used to store L/Q/P instead of 3 separate memoriesmemory is managed at circulant level as at any time for a given circulant we need only L or Q or P.
- 2) Only one shifter instead of 2 shifters
- 3) Value-reuse is effectively used for both Rnew and Rold
- 4) Low complexity data path design-with no redundant data

Path operations.

- 5) Low complexity CNU design.
- 6) Out-of-order processing at both layer and circulant level for all the processing steps such as Rnew and PS processing to eliminate the pipeline and memory access stall cycles.

## Out-of-order layer processing for R Selection

| <u> </u> |    |    |     |    |                 |    |    |     |                 |    |    |                 |                 |    |                 |     |    |                  |                 |    |    |    |    |    |
|----------|----|----|-----|----|-----------------|----|----|-----|-----------------|----|----|-----------------|-----------------|----|-----------------|-----|----|------------------|-----------------|----|----|----|----|----|
|          | 0  | 1  | 2   | 3  | 4               | 5  | 6  | 7   | 8               | 9  | 10 | 11              | 12              | 13 | 14              | 15  | 16 | 17               | 18              | 19 | 20 | 21 | 22 | 23 |
| 0        | 1  | 2  |     |    | 3               | 4  |    | 5   | 6               |    | 7  | 8               |                 |    |                 |     | 9  | 10               |                 |    |    |    |    |    |
| 1        |    |    | 111 |    | 12 <sup>6</sup> |    |    | 137 | 14 <sup>8</sup> |    |    | 15 <sup>9</sup> | 16 <sup>2</sup> |    | 17 <sup>3</sup> | 184 |    | 19 <sup>10</sup> | 20 <sup>5</sup> |    |    |    |    |    |
| 2        |    |    | 21  | 22 |                 | 23 |    | 24  |                 | 25 |    | 26              |                 | 27 | 28              |     |    |                  | 29              | 30 |    |    |    |    |
| 3        |    |    | 31  | 32 |                 | 33 | 34 |     | 35              |    | 36 |                 |                 |    | 37              | 38  |    |                  |                 | 39 | 40 |    |    |    |
| 4        | 41 |    | 42  |    |                 | 43 | 44 |     |                 | 45 |    | 46              |                 | 47 |                 |     | 48 |                  |                 |    | 49 | 50 |    |    |
| 5        |    |    | 51  |    | 52              | 53 |    |     | 54              |    | 55 |                 | 56              |    | 57              | 58  |    |                  |                 |    |    | 59 | 60 |    |
| 6        | 61 | 62 |     | 63 |                 | 64 |    |     | 65              |    |    | 66              |                 | 67 | 68              |     |    |                  |                 |    |    |    | 69 | 70 |
| 7        |    | 71 | 72  |    |                 |    | 73 |     | 74              | 75 |    | 76              | 77              |    | 78              |     | 79 |                  |                 |    |    |    |    | 80 |

Normal practice is to compute R new messages for each layer after CNU PS processing.

However, here we decoupled the execution of R new messages of each layer with the execution of corresponding layer's CNU PS processing. Rather than simply generating Rnew messages per layer, we compute them on basis of circulant dependencies.

R selection is out-of-order so that it can feed the data required for the PS processing of the second layer. For instance Rnew messages for circulant 29 which belong to layer 3 are not generated immediately after layer 3 CNU PS processing .

Rather, Rnew for circulant 29 is computed when PS processing of circulant 20 is done as circulant 29 is a dependent circulant of circulant of 20.

Similarly, Rnew for circulant 72 is computed when PS processing of circulant 11 is done as circulant 72 is a dependent circulant of circulant of 11.

Here we execute the instruction/computation at precise moment when the result is needed!

# Out-of-order block processing for Partial State

|   | 0  | 1  | 2   | 3  | 4               | 5  | 6  | 7   | 8               | 9  | 10 | 11              | 12              | 13 | 14              | 15  | 16 | 17               | 18              | 19 | 20 | 21 | 22 | 23 |
|---|----|----|-----|----|-----------------|----|----|-----|-----------------|----|----|-----------------|-----------------|----|-----------------|-----|----|------------------|-----------------|----|----|----|----|----|
| 0 | 1  | 2  |     |    | 3               | 4  |    | 5   | 6               |    | 7  | 8               |                 |    |                 |     | 9  | 10               |                 |    |    |    |    |    |
| 1 |    |    | 111 |    | 12 <sup>6</sup> |    |    | 137 | 14 <sup>8</sup> |    |    | 15 <sup>9</sup> | 16 <sup>2</sup> |    | 17 <sup>3</sup> | 184 |    | 19 <sup>10</sup> | 20 <sup>5</sup> |    |    |    |    |    |
| 2 |    |    | 21  | 22 |                 | 23 |    | 24  |                 | 25 |    | 26              |                 | 27 | 28              |     |    |                  | 29              | 30 |    |    |    |    |
| 3 |    |    | 31  | 32 |                 | 33 | 34 |     | 35              |    | 36 |                 |                 |    | 37              | 38  |    |                  |                 | 39 | 40 |    |    |    |
| 4 | 41 |    | 42  |    |                 | 43 | 44 |     |                 | 45 |    | 46              |                 | 47 |                 |     | 48 |                  |                 |    | 49 | 50 |    |    |
| 5 |    |    | 51  |    | 52              | 53 |    |     | 54              |    | 55 |                 | 56              |    | 57              | 58  |    |                  |                 |    |    | 59 | 60 |    |
| 6 | 61 | 62 |     | 63 |                 | 64 |    |     | 65              |    |    | 66              |                 | 67 | 68              |     |    |                  |                 |    |    |    | 69 | 70 |
| 7 |    | 71 | 72  |    |                 |    | 73 |     | 74              | 75 |    | 76              | 77              |    | 78              |     | 79 |                  |                 |    |    |    |    | 80 |

Re-ordering of block processing . While processing the layer 2,

the blocks which depend on layer 1 will be processed last to allow for the pipeline latency.

In the above example, the pipeline latency can be 5.

The vector pipeline depth is 5.so no stall cycles are needed while processing the layer 2 due to the pipelining. [In other implementations, the stall cycles are introduced – which will effectively reduce the throughput by a huge margin.]

Also we will sequence the operations in layer such that we process the block first that has dependent data available for the longest time.

This naturally leads us to true out-of-order processing across several layers. In practice we wont do out-of-order partial state processing involving more than 2 layers.

#### **Block Parallel Layered Decoder**



Compared to other work, this work has several advantages

1) Only one memory for holding the P values.

2) Shifting is achieved through memory reads. Only one memory multiplexer network is needed instead of 2 to achieve delta shifts

3) Value-reuse is effectively used for both Rnew and Rold

4) Low complexity data path design-with no redundant data Path operations.

- 5) Low complexity CNU design with high parallelism.
- 6) Smaller pipeline depth
- 7) Out-of-order row processing to hide the pipeline latencies.

Here M is the row parallelization (i.e. number of rows in H matrix Processed per clock).

#### **Cyclic Shifter**



Fig. 5. (a)  $8 \times 8$  shifting with  $4 \times 4$  cyclic shifter. (b)  $8 \times 8$  shifting with two  $4 \times 4$  cyclic shifters.

This arrangement can support the base matrices having the expansion factors multiples of z by using z x z cyclic shifters.

Works for 802.11n in which the expansion factors are 27,54,81

Works for limited configurations of 802.16e in which the expansion factors are 24,28,...,96.[24 x 24 shifter works for 24,48 and 96]

Omega network is blocking network which can do cyclic permutations and other limited permutations.

Benes network is a non-blocking network which can do any permutation on the input vector. It is essentially combination of two omega n/w.

However the control complexity is more for both the networks.

In the existing work, the control signals are pre-computed and stored assuming only one *H* matrix need to be supported.

[3] Mansour et al "A 640-Mb/s 2048-Bit Programmable LDPC Decoder Chip"-IEEE Journal of Solid-State Circuits, March 2006

[12] Malema, G.; Liebelt, M., "Interconnection Network for Structured Low-Density Parity-Check Decoders," Communications, 2005 Asia-Pacific Conference on , vol., no.pp. 537- 540, 03-05 Oct. 2005

#### **Proposed Master-slave Router**



(b) Master-Slave router

In 802.16e in which the expansion factors are 24,28,...,96.

Assume that we have a monolithic 96 x 96 cyclic shifter. It can not do cyclic shift on vector size less than 96.

To accommodate all different vector sizes, we need to use a generic router such as Bene's n/w.

Control signals can be generated by using another self routing n/w

> Gunnam, KK; Choi, G. S.; Yeary, M. B.; Atiquzzaman, M.; "VLSI Architectures for Layered Decoding for Irregular LDPC Codes of WiMax," Communications, 2007. ICC '07. IEEE International Conference on 24-28 June 2007 Page(s):4542 - 4547

#### **Master-slave router**

Note that this memory for providing control signals to this network is equal to  $\frac{M}{2}(2\log 2(M)-1)$  bits for every shift value that needs to be supported.

This will be a very huge requirement for supporting all the WiMax codes. Note that, the memory needed for storing control signals for Omega network is around 1.22 mm2 in out of the decoder chip area of 14.1 mm2.[3].

To support 19 different expansion factors and 6 types of base *H* matrices *in run time*, the control signal memory needs approximately 139.08 mm2.

Assume that we need to perform a cyclic shift of 2 on a message vector of length 4 using a 8 x8 Slave Benes network.

Supply the integers (2,3,0,1,4,5,6,7) to the Master Benes network which is always configured to sort the inputs and output (0,1,2,...7).

Though the sorting is based on [13], the new proposal is the conception of master-slave router.

[13] Gocal, B. 1996. Bitonic Sorting on Bene Networks. In Proceedings of the 10th international Parallel Processing Symposium (April 15 - 19, 1996). IPPS. IEEE Computer Society, Washington, DC, 749-753.

#### **System Model for Turbo Equalization**



### **TURBO EQUALIZATION**

7/21/2013

#### **Proposed System Level Architecture for Turbo Equalization**



#### **Local-Global Interleaver**





Row-Column interleavers need to have memory organized such that it can supply the data samples for both row and column access.

Low latency memory efficient interleaver compared to traditional row-column interleaver. Only one type of access (i.e row access) is needed for both detector and decoder.

#### **Data flow in Local-Global Interleaver**



FIG. 6

3

### Why Statistical Buffering?

- The innovation here is the novel and efficient arrangement of queue structures such that we would get the performance of a hardware system that is configured to run h (which is set to 20 in the example configuration) maximum global iterations while the system complexity is proportional to the hardware system that can 2 maximum global iterations.
- D/G/1/1+n is Kendall's notation of a queuing model. The first part represents the input process, the second the service distribution, and the third the number of servers.
  D- Deterministic

G- General

#### **Primary Data path** LPQ $L_k$ Ping-pong **De-Interleaver** SISO Memory Y $y_{k'}$ Detector LE Queue (NP-MAP/ Queue D/G/1/1+n NP-ML) G/G/1/1+m I DPC $E_k$ 2x Decoder Interleaver Core FS Queue G/G/1/1+a Low complexity $\widehat{x}_k$ Detector HD HD Queue Hard Decision (Hard Queue Ping-pong Schedulina De-Interleaver Decision G/D/1/1+h Processor Memory Preliminary VA) hard decisions $X_k$ D/D/1/1 to Timing Hard Decision Loops SISO LDPC Decoder LDPC Decoder 1 iteration Packet quality metrics from Front End signal processing D/D/1/1+1 blocks

- The primary data-path contains one SISO LDPC decoder and one SISO detector.
- The LDPC decoder is designed such that it can handle the total amount of average iterations in two global iterations for each packet.
- The SISO detector is in fact two detector modules that operate on the same packet but different halves of the packet thus ensuring one packet can be processed in 50% of the inter-arrival time T. Each detector processes 4 samples per clock cycle.
- Thus both the detector and the LDPC decoder can sustain maximum of two global iterations per each packet if no statistical buffering is employed.

#### Secondary Data path

- The secondary data path contains the low complexity detector based on hard decision Viterbi algorithm, a hard decision interleaver followed by hard decision LDPC decoder that is sized for doing only one iteration.
- The secondary path thus does one reduced complexity global iteration and operates on the incoming packets immediately.

1) it can generate preliminary decisions immediately (with a latency equal to T) to drive the front end timing loops thus making the front end processing immune from the variable time processing in the primary data path

2) it can generate quality metrics to the queue scheduling processor.

- The low complexity detector is in the arrangement D/D/1/1 according to Kendall Notation[8]: the arrival times are deterministic, the processing time/service times are deterministic, one processor and one memory associated with the processor.
- The low complexity decoder is in the arrangement D/D/1/1+1 this is similar to the low complexity detector except that there is one additional input buffer to enable the simultaneous filling of the input buffer while the hard decision iteration is being performed on a previous packet. Note that LDPC decoder needs the complete codeword before it can start the processing

# Variations in number of global and local iterations

- In the last successful global iteration the LDPC decoder does the variable number of local iterations.
- The left-over LDPC decoder processing time is shared to increase the number of local iterations in following global iterations for the next packet.
- For each packet, at least one global iteration is performed and the distribution of required global iterations follows a general distribution that heavily depends on the signal to noise ratio.

#### Y Queue



- The y-sample data for each arriving packet is buffered in Y queue. Since the data comes at deterministic time intervals in a real-time application, the arrival process is D and the inter-arrival time is T.
- The overall processing/service time for each packet is variable and is a general distribution G. Assume that 4 y-samples per clock in each packet are arriving and the packets are coming continuously. In real-time applications, we need to be able to process 4-samples per clock though some latency is permitted.

#### **Queue scheduling processor**



- The queue scheduling processor takes the various quality metrics from the secondary reduced complexity data path as well as the intermediate processing from the primary data path.
- One example of a quality metric is the number of unsatisfied checks from LDPC decoder. All the queues in the primary data path are preemptive such that the packets are processed according to the quality metric obtained through preprocessing.

#### One example configuration

- In the example configuration of y-queues D/G/c/1+n, c=1 as we have one LDPC processor that can complete the processing of packet, the number of additional y-buffers, n.
- Assume that all the other queues are optimized and have the values m=4,a=3, h=20.
- Here rho = lambda\*E(S) where lambda is the average arrival rate and E(S) is the average service time.
- The performance measures are calculated under the assumption that lambda is 1/T (i.e. 1 packet is coming every T time units) and constant and the average service time E(S) (is less than or equal to T time units) varying based on the SNR.
- Thus the value of rho is between 0 and 1. one minus rho represents 1-rho and is indicator of the system's average availability.
- The main requirement is that rejection probability should be kept low.
  - A) Should be less than 1e-6 at rho of 0.5
  - B) Should be less than 1e-9 at rho of 0.9
  - C) Asymptotically should reach 0 as rho increases beyond 0.9
  - The above requirements are based on the magnetic recording channel.

#### **Different queue configurations**



Probability of packet rejection for different queue configurations



Probability of overall packet failure (Pe) for different queue configurations

#### **Queuing systems summary**

- By comparing the previous two figures, we can see that we can either increase the processing power by 3 times (which is more expensive) or increase the number of y-buffers in the system n to 12 to achieve identical results. While it is not shown, we can get more benefits by doing both of them!
- Note that both the configurations in the previous two figures are still statistically buffered systems with m=4,a=3, h=20.
- If statistical buffering is disabled for other buffers in the system, then we need much higher number of processors up to 10 to gain the performance of a system that has no statistical buffering.
- As the average number of global iteration varies from 1 to 2 based on the SNR and the required number of global iterations vary from 1 to 20, the system with 10 processors with no statistical buffering would be idle for most of the time the proposed system with statistical buffering needs to have only one processor and can do the global iterations from 1 to 20.
- In conclusion, we show that statistical buffering if carefully done brings significant performance gains to the system while maintaining the low system complexity.

## **ERROR FLOOR MITIGATION**

7/21/2013

#### **Error Floors of LDPC Codes**



Figure 2: Frame error rates for random graphs (green), girth optimized (blue), and neighborhood optimized (red) graphs all of identical degree structure (nearly regular (3,15)).

When the BER/FER is plotted for conventional codes using classic decoding techniques, the BER steadily decreases in the form of a curve as the SNR condition becomes better. For LDPC codes and turbo codes that uses iterative decoding, there is a point after which the curve does not fall as quickly as before, in other words, there is a region in which performance flattens. This region is called the *error floor region*. The region just before the sudden drop in performance is called the *waterfall region*. Error floors are usually attributed to low-weight codewords (in the case of Turbo codes) and trapping sets or near-codewords (in the case of LDPC codes).

7/21/2013 Richardson, "Error Floors of LDPC Codes"

# Getting the curve steeper again: Error Floor Mitigation Schemes

 The effect of trapping sets is influenced by noise characteristics, H matrix structure, order of layers decoded, fixed point effects, quality of LLRs from detector. Several schemes are developed considering above factors. Some of them are

1) Changing the LLRs given to the decoder by using the knowledge of USCs, detector metrics and front end signal processing markers

2) With the knowledge of USCs, match the error pattern to a known trapping set. If the trapping set information is completely known, simply flip the bits and do the CRC.

If the trapping set information is partially known (i.e. only few bit error locations are stored due to storage issues), then do target bit adjustment using this information.

If no information on trapping set is stored, then identify the bits connected to USC based on H matrix information. Simply try TBE on each bit group.

Targetted bit adjustment on a bit/a bit group refers to the process of flipping the sign of these bits to opposite value and setting the magnitude of bit LLRs to maximum while keeping the other bit sign values unaltered but limiting their magnitude to around 5% of maximum LLR.

Couple of ways to reduce the number of experiments.

3) When multi-way interleaving is used, use of the separate inteleavers on each component codeword.

4) Skip-layer decoding: Conditionally decode a high row weight layer only when trapping set signature is present (USC <32).

## T-EMS, CHECK NODE UPDATE FOR NON-BINARY LDPC

7/21/2013

#### **T-EMS**

- Make use of the full trellis representation of messages in the Delta-domain messages.
- Select only a small subset of trellis nodes to build the most reliable configurations
  ⇒ minimization of the complexity.
- Add an extra-column to the trellis composed of Syndrome reliabilities for the parallel update of the output messages



 $\Rightarrow$  improved decoding latency.

#### References

[1] Gunnam, K.K.; Choi, G.S.; Yeary, M.B.; Shaohua Yang; Yuanxing Lee, "Next generation iterative LDPC solutions for magnetic recording storage," Signals, Systems and Computers, 2008 42nd Asilomar Conference on, Publication Year: 2008, Page(s): 1148 – 1152

[2] Kiran Gunnam, "LDPC Decoding: VLSI Architectures and Implementations", Invited presentation at Flash Memory Summit, Santa Clara, August 2012. http://www.flashmemorysummit.com/English/Collaterals/Proceedings/2012/20120822\_LDPC%20Tutorial\_Modu le2.pdf

[3] K. K. Gunnam, G. S. Choi, and M. B. Yeary, "Value-reuse properties of min-sum for GF(q)," Texas A&M University Technical Note, Oct.2006, published around August 2010. Extended papers on [3]:

[4] E. Li, K. Gunnam and D. Declercq, "Trellis based Extended Min-Sum for Decoding Nonbinary LDPC codes", in the proc. of ISWCS'11, Aachen, Germany, November 2011 http://perso-etis.ensea.fr/~declercq/PDF/ConferencePapers/Li\_2011\_ISWCS.pdf.gz

[5] E. Li, D. Declercq and K. Gunnam, "Trellis based Extended Min-Sum Algorithm for Non-binary LDPC codes and its Hardware Structure", IEEE Trans. Communications., 2013

#### **More references**

6. Gunnam, KK; Choi, G. S.; Yeary, M. B.; Atiquzzaman, M.; "VLSI Architectures for Layered Decoding for Irregular LDPC Codes of WiMax," Communications, 2007. ICC '07. IEEE International Conference on 24-28 June 2007 Page(s):4542 - 4547

7. Gunnam, K.; Gwan Choi; Weihuang Wang; Yeary, M.; "Multi-Rate Layered Decoder Architecture for Block LDPC Codes of the IEEE 802.11n Wireless Standard," Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on 27-30 May 2007 Page(s):1645 – 1648

8. Gunnam, K.; Weihuang Wang; Gwan Choi; Yeary, M.; "VLSI Architectures for Turbo Decoding Message Passing Using Min-Sum for Rate-Compatible Array LDPC Codes," Wireless Pervasive Computing, 2007. ISWPC '07. 2nd International Symposium on 5-7 Feb. 2007

9. Gunnam, Kiran K.; Choi, Gwan S.; Wang, Weihuang; Kim, Euncheol; Yeary, Mark B.; "Decoding of Quasi-cyclic LDPC Codes Using an On-the-Fly Computation," Signals, Systems and Computers, 2006. ACSSC '06. Fortieth Asilomar Conference on Oct.-Nov. 2006 Page(s):1192 - 1199

10 Gunnam, K.K.; Choi, G.S.; Yeary, M.B.; "A Parallel VLSI Architecture for Layered Decoding for Array LDPC Codes," VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 20th International Conference on Jan. 2007 Page(s):738 – 743

Gunnam, K.; Gwan Choi; Yeary, M.; "An LDPC decoding schedule for memory access reduction," Acoustics, Speech, and Signal Processing, 2004. Proceedings. (ICASSP '04). IEEE International Conference on Volume 5, 17-21 May 2004 Page(s):V - 173-6 vol.5
 GUNNAM, Kiran K., CHOI, Gwan S., and YEARY, Mark B., "Technical Note on Iterative LDPC Solutions for Turbo Equalization," Texas A&M Technical Note, Department of ECE, Texas A&M University, College Station, TX 77843, Report dated July 2006. Available online at <a href="http://dropzone.tamu.edu">http://dropzone.tamu.edu</a> March 2010, Page(s): 1-5.

13. K. Gunnam, G. Choi, W. Wang, and M. B. Yeary, "Parallel VLSI Architecture for Layered Decoding," Texas A&M Technical Report, May 2007. Available online at <a href="http://dropzone.tamu.edu">http://dropzone.tamu.edu</a>

Check http://dropzone.tamu.edu for technical reports.

#### Several features in this presentation and in references[1-13] are covered by the following 2 patents and other pending patent applications by Texas A&M University System (TAMUS).

[P1] K. K. Gunnam and G. S. Choi, "Low Density Parity Check Decoder for Regular LDPC Codes," U.S. Patent 8,359,522[P2] K. K. Gunnam and G. S. Choi, "Low Density Parity Check Decoder for Irregular LDPC Codes," U.S. Patent 8,418,023