## 2008 IEEE Dallas Circuits And Systems Workshop Program

## DAY I: Sunday, Oct 19, 2008

| 10:15 AM | POSTER SETUP                                                                                                                                                                                                                                                |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10:55 AM | OPENING REMARKS                                                                                                                                                                                                                                             |
| 11:00 AM | An Accurate Gate-Delay Model for High Speed Digital and Analog Circuits<br>Josef Dobeš <sup>1</sup> , Václav Panko <sup>12</sup> , and Ladislav Pospíšil <sup>1</sup><br><sup>1</sup> Czech Technical University in Prague, <sup>2</sup> ON Semiconductor   |
| 11:20 AM | Active Inductor for Power-Supply Decoupling in Mixed Signal Systems<br>Ajay Taparia <sup>1</sup> , TR Viswanathan <sup>2</sup> , Bhaskar Banerjee <sup>1</sup> ,<br><sup>1</sup> University of Texas at Dallas, <sup>2</sup> University of Texas at Austin  |
| 11:40 AM | Two Zero and Two Pole Active Compensation Replaces a Charge Pump in PLLs<br>Stanley J. Goldman, Texas Instruments                                                                                                                                           |
| 12:00 PM | LUNCH                                                                                                                                                                                                                                                       |
| 1:00 PM  | Invited Talk 1: Enabling Breakthroughs in Medical Electronics<br>Mr. Kent Novak, Texas Instruments, Dallas TX                                                                                                                                               |
| 2:15 PM  | Invited Talk 2: Towards 4G Wireless Systems<br>Dr. Jayant Kulkarni, Award Solutions Inc., Dallas, TX                                                                                                                                                        |
| 3:30 PM  | BREAK                                                                                                                                                                                                                                                       |
| 3:30 PM  | SUNDAY POSTERS                                                                                                                                                                                                                                              |
|          | Real-Time Optimization of Viola -Jones Face Detection for Mobile Platforms<br>Jianfeng Ren <sup>1</sup> , Nasser Kehtarnavaz <sup>1</sup> , and Leonardo Estevez <sup>2</sup><br><sup>1</sup> University of Texas at Dallas; <sup>2</sup> Texas Instruments |
|          | Accuracy and Repeatability of Noise Measurements with a Discrete<br>Fourier Transform<br>Ross A. Kulak, Texas Instruments                                                                                                                                   |
|          | A 6-bit 300-MS/s 2.7mW ADC Based on Linear Voltage Controlled Delay Line<br>Chaoming Zhang, Jacob A. Abraham and Arjang Hassibi, University of Texas at Austin                                                                                              |
|          | Automatic Generation of Random Stimuli Sources based on Parameter<br>Domains for Functional Verification<br>Carlos I. Castro, Edgar L. Romero, Marius Strum, and Wang J. Chau,<br>University of Sao Paulo, Brazil                                           |
|          | Developing a Fast and Inexpensive Low Power Design Strategy<br>Mandeep Singh, Christophe Giacomotto, Vojin G. Oklobdzija<br>University of California at Davis, University of Texas at Dallas                                                                |
|          | A Linearized CMOS Quad using selective even feedback<br>Venkatesh Acharya <sup>1</sup> , Bhaskar Banerjee <sup>1</sup> and T.R.Viswanathan <sup>2</sup><br><sup>1</sup> University of Texas at Dallas, <sup>2</sup> The University of Texas at Austin       |
| 4:15 PM  | POSTER REMOVAL                                                                                                                                                                                                                                              |
|          |                                                                                                                                                                                                                                                             |

## 2008 IEEE Dallas Circuits And Systems Workshop Program (continued)

| DAY II: Mo | <u>nday, Oct 20, 2008</u>                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:30 AM    | BREAKFAST & POSTER SETUP                                                                                                                                                                                                                                                                                                                                                                                   |
| 8:10 AM    | OPENING REMARKS                                                                                                                                                                                                                                                                                                                                                                                            |
| 8:30 AM    | Keynote Address:<br>Survival of VLSI Design - Coping with Device Variability and Uncertainty<br>Dr. Kevin Nowka, IBM Research Labs, Austin, TX                                                                                                                                                                                                                                                             |
| 9:45 AM    | BREAK                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9:55 AM    | Invited Talk 3: Advanced Digital Linearization Approaches for Wireless RF<br>Power Amplifiers<br>Prof. Larry Larson, University of California at San Diego, CA                                                                                                                                                                                                                                             |
| 11:10 AM   | A highly integrated GPS front-end for cellular applications in 90nm CMOS<br>Naveen K. Yanduru and Kah-Mun Low, Texas Instruments                                                                                                                                                                                                                                                                           |
| 11:30 AM   | Interference Cancellation in Receivers with Interference Frequency Estimation<br>Chih-Hao Sun, Sahar Ayazian, Xin Wang, and Ranjit Gharpurey,<br>University of Texas at Austin                                                                                                                                                                                                                             |
| 11:50 AM   | LUNCH                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1:30 PM    | Invited Talk 4: Progress Toward a Single Chip Radio in CMOS<br>Prof. Ken O, University of Florida, FL                                                                                                                                                                                                                                                                                                      |
| 2:45 PM    | A CMOS Differential Noise Cancelling Low Noise Transconductance Amplifier<br>Xi Chen, Jose Silva-Martinez, and Sebastian Hoyos, Texas A&M University                                                                                                                                                                                                                                                       |
| 3:05 PM    | Limited Bandwidth Envelope Follower for Improving Efficiency of<br>Broadband Linear Power Amplifier<br>Sankalp Modi <sup>1</sup> , Sunilduth Kanigere <sup>1</sup> , Oren Eliezer <sup>2</sup> , Poras Balsara <sup>1</sup><br><sup>1</sup> University of Texas at Dallas, <sup>2</sup> Texas Instruments                                                                                                  |
| 3:25 PM    | BREAK                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3:30 PM    | MONDAY POSTERS                                                                                                                                                                                                                                                                                                                                                                                             |
|            | A Low-IF WiMAX RF Transceiver in 0.18um CMOS.<br>Ajay Taparia, Syed Askari Nakvi, and Bhaskar Banerjee, University of Texas at Dallas                                                                                                                                                                                                                                                                      |
|            | Bottom up Approach to Enhance Top Level SoC Verification<br>Guha Lakshmanan, Sudhind Dhamankar, Sandeep Tare, Vipin Sharma,<br>Texas Instruments                                                                                                                                                                                                                                                           |
|            | On the Portability and Performance of Fully Monolithic Transformer Structures for<br>RF Power Amplifiers in Standard CMOS Process<br>Jerry Lopez <sup>1</sup> , Donald Y.C. Lie <sup>1</sup> , R.Bogdan Staszewski <sup>2</sup> , Daquan Huang <sup>2</sup> , Chih-Ming<br>Hung <sup>2</sup> , and Sankaran Swaminathan <sup>2</sup><br><sup>1</sup> Texas Tech University, <sup>2</sup> Texas Instruments |
|            | The Dynamic Stability of a 10T SRAM compared to 6T SRAMs<br>at 32nm Node Using an Accelerated Monte Carlo Technique<br>Anand Seshadri and Theodore W. Houston, Texas Instruments                                                                                                                                                                                                                           |
|            | Envelope and Phase Paths Recombination in ADPLL-based Wideband Polar<br>Transmitters<br>Ioannis L. Syllaios <sup>1</sup> , Poras T. Balsara <sup>1</sup> , Robert Bogdan Staszewski <sup>2</sup><br><sup>1</sup> University of Texas at Dallas, <sup>2</sup> Texas Instruments                                                                                                                             |
| 4:30 PM    | POSTER REMOVAL                                                                                                                                                                                                                                                                                                                                                                                             |