# One Day-Short Course on RF MEMS

# Switches, Varactors and their Applications

Gabriel M. Rebeiz RF MEMS, LLC rebeiz@ece.ucsd.edu Tel: 858-336-3186

> IMAPS, Norway September 2005

### **RF Micro-Electro-Mechanical Systems**



- **RF** :  $\sigma = 2 4 \cdot 10^7$  S/m
  - Metals dominate fabrication process
  - Substrates are glass, Si, GaAs
  - Dimensions and lithography: Easy
  - Post CMOS compatible





- Polysilicon dominates fab. process
- Substrate is silicon
- Dimensions and lithography: hard
- Post CMOS compatible
- We will not cover this type of MEMS

- Amazingly linear device (IIP2 and IIP3 > 70 dBm).
- Excellent for tuning (high Q)
- Very low loss (0.1 dB DC-120 GHz).
- Does not require MBE or MOCVD, GaAs or InP wafers. No 0.1-0.15 um Ebeam lithography. Does not require ohmic and Schottky contact. Requires 3 um lithography.
- Can be built on glass or low-cost silicon substrates. Low cost processes. Can be built above silicon IC.
- Many academic/government labs and companies in USA and Europe have arrived to 10-100 Billion cycles (easily).

UCSD

• It is possible to build multifunctional devices using RF MEMS.





- **RF MEMS is unreliable?** 
  - This was true until 2004. Now, we can take them to > 100 Billion cycles at 100 mW of RF power.
- RF MEMS is expensive?
  - Not with the new in-situ packaging techniques. The cost of packaging can be <2 cents per device.
- **RF MEMS requires non-standard CMOS fabrication?** 
  - Not with the new processes. Look at IBM, WiSpry, etc. with a complete CMOS compatible process.
- RF MEMS is slow?
  - Our newest generation switches at 100 ns!
- RF MEMS cannot handle a lot of RF power?
  - This is partly true. Watts are possible, but not 10-50 W. However, most applications are < 1 W of RF power.

UCSE





# Motivation

| Parameter                 | RF MEMS   | PIN     | FET      |
|---------------------------|-----------|---------|----------|
| Voltage of Operation [V]  | 15-80     | 3-5     | 2-5      |
| Current [mA]              | 0         | 3-20    | 0        |
| Power Consumption [mW]    | 0.03      | 5-100   | 0.05-0.2 |
| Switching Time            | 1-30 µs   | 2-60 ns | 2-60 ns  |
| Isolation (1-10 GHz)      | Very High | High    | Medium   |
| Isolation (10-40 GHz)     | Very High | Medium  | Low      |
| Isolation (60-100 GHz)    | High      | Medium  | Low      |
| Loss [dB]                 | 0.05-0.2  | 0.4-1.2 | 0.4-1.6  |
| Power Handling [W]        | 0.1-2     | 0.1-10  | 0.1-3    |
| 3rd Order Intercept [dBm] | +66-80    | +27-45  | +27-45   |

#### Advantages of MEMS

- Low loss and High isolation
- Low power consumption
- Very high frequency operation ( $f_T=1/(2\pi R_s C_u) = 10-90$  THz )
- Very low intermodulation products
- Low-cost fabrication
- High level of integration

he University of Michigan

#### Disadvantages

- Slow switching speeds
- Power handling capabilities
- Reliability
- Packaging

# **Different Types of MEMS Switches**

- Actuation:
  - Electrostatic
  - Thermal\*/Piezoelectric/Magnetic\*
- Contact Type:
  - Metal-to-Metal Contact
  - Capacitive Contact (metal-to-dielectric) Not good at low frequencies
- Electrostatic Actuation: Dominant (20-90 V)
- Capacitive and Metal Contact switches are both prevalent
- Series and shunt designs are both prevalent (depending on the circuit)
- Magnetic and thermal actuation with electrostatic hold are being developed

\* Consumes current, even if temporary with electrostatic or magnetic latch



### **Rockwell DC-Contact Series Switch**



• Crab-Leg flexure makes it insensitive to residual stress in membrane and much less sensitive to temperature (+/- 10 V over 0-80 C).

- Excellent design with very low capacitance, suitable for high-frequency operation.
- $\bullet$  Planarity is very important. Deposition parameters of 2  $\mu m$  SiO2 bridge is crucial.

Rockwell Science Center





#### HRL Intermodulation and Temperature Effects









# **Integrated Switch on FEOL Measurement Result**



Wiring levels and active devices

Ground plane/wiring layer

**IBM Yorktown Heights** 











# Measured RF Performance 2- and 8 Contact Switch - Wafer Capped



# **CPW Series-Shunt Switch based on the Radant MEMS**



>100 mW power carrying capability





# Mechanical simulations done using Coventorware (UoM Switch)



|           |    | SW1   | SW2  |               |
|-----------|----|-------|------|---------------|
| Pull-in   |    |       | 35-  |               |
| voltage   | V  | 30-35 | 40   |               |
| Collapse  |    | 400   | 400  |               |
| voltage   | V  | >100  | >100 |               |
| Contact   |    |       | 50-  | Vs=50-60 V    |
| Force     | uN | 40-70 | 90   | per contact   |
| Restoring |    |       |      |               |
| Force     | uN | 60    | 70   | Per switch    |
| Switching |    |       |      |               |
| Time      | us | 5-7   | 4-7  | Vs=60 V       |
| Release   |    |       |      | 1/f0: f0      |
| time      | us | 17    | 16   | resonant freq |



Electrostatic-mechanical coupled FEM analysis to investigate pull-down voltage and corresponding force.

Reduced voltage by 30 V for same force!









# Contact Force vs Applied voltage



Case 2 contact force vs. dimple thickness

#### Modeling of Switching time



Actuation Voltage (V)

0.0

Time after actuation (µs)

# Measurements of DC-contact switches on Quartz (UoM)



### Simulations vs. measurements

# Case2 (Design#1) on Glass and Design 2 on Silicon

|                                            | Glass substrate<br>$(\epsilon_r = 4.6)$ |                    | Fitted/meas<br>results on<br>glass | Si substrate<br>( $\varepsilon_r = 11.9$ ) |                    | Fitted/meas<br>results on Si |
|--------------------------------------------|-----------------------------------------|--------------------|------------------------------------|--------------------------------------------|--------------------|------------------------------|
| gap<br>height <i>at</i><br><i>contacts</i> | 0.8 um<br>designed                      | 1.3 um<br>achieved |                                    | 0.8 um<br>designed                         | 1.3 um<br>achieved |                              |
| 2<br>contacts                              | 17.6                                    | 14.6               | 13                                 | 27.5                                       | 23.5               | 18.5                         |
| 4<br>contacts                              | 38.2                                    | 32.1               | 28                                 | 60.7                                       | 52.6               | 44.4                         |
| 8<br>contacts                              | 76.7                                    | 64.7               | 65.6                               | 125.1                                      | 109.4              | 93.3                         |

Dimple size: 15x10 um<sup>2</sup>. gap = 10 um



- Electrostatic actuation does not result in high contact force (50-200 μN)
- · Gold results in very low resistance, but is soft and sticks easily.
- · Gold alloy is the most used material (except Radant MEMS).

Assumption:

The electrical and thermal currents flow in the same paths.

Wiedemann-Franz Law:

 $\rho\lambda = LT$ 

T: Temperature, K
p: Electrical Resistivity, Ω m
λ: Thermal Conductivity, W/(m K)
L: 2.4\*10<sup>-8</sup> (V/K)<sup>2</sup>

Voltage - Temperature Relation in metallic constriction:

| $T_{\Theta}^{2} - T_{0}^{2} = V^{2}/(4L)$ | <i>T<sub>Θ</sub></i> : Maximum temperature in constriction, K |
|-------------------------------------------|---------------------------------------------------------------|
|                                           | $T_0$ : Bulk temperature, 300K                                |
|                                           | V: Voltage across constriction, V                             |
|                                           | $L: 2.4*10^{-8} (V/K)^2$                                      |

The maximum temperature in a metallic constriction is nearly independent of geometry and material.

Nick McGruer, NEU





#### Thermal simulation using FEM – Model on Silicon substrates (Coventorware)



easily dissipated to the bottom of the substrate.





# Which metal to use?

#### Au-Alloy

|                    |         |           | Resistivity | Temp       | Thermal | Young's | Hardness |
|--------------------|---------|-----------|-------------|------------|---------|---------|----------|
|                    | Density | Melting   | at 20 (C)   | coeff elec | cond    | Modulus | (10^2    |
| Material           | (g/cm3) | Range (C) | uohm cm     | resistance | (W/mK)  | (Gpa)   | N/mm2)   |
| Au                 | 19.3    | 1063      | 2.19        | 4          | 297     | 80      | 2-7      |
| AuAg(8)            | 18.1    | 1060      | 6.1         |            |         | 82      |          |
| AuAg(10)           | 17.8    | 1058      | 6.3         | 1.25       | 147     | 82      | 4-8.5    |
| AuAg(20)           | 16.4    | 1036-1040 | 10          | 0.86       | 75      | 89      | 4-9.5    |
| AuAg(30)           | 15.4    | 1025-1030 | 10.2        | 0.7        |         |         | 4.5-9.5  |
| AuNi(5)            | 18.3    | 995-1010  | 13.3        | 0.71       | 52      | 83      | 11.5-16  |
| AuCo(5)            | 18.2    | 1010      | 5.2-55.5    | 0.68       |         | 88      | 9.5-16   |
| AuPt(10)           | 19.5    | 1150-1190 | 12.2        | 0.98       | 54      | 95      | 8-10     |
| AuAg(25)Cu(5)      | 15.2    | 980       | 12.2        | 0.75       |         |         | 9-16     |
| AuAg(20)Cu(10)     | 15.1    | 856-895   | 13.7        | 0.52       | 66      | 87      | 12-19    |
| AuAg(26)Ni(3)      | 15.4    | 990-1020  | 11.4        | 0.88       | 59      | 114     | 9-14     |
| AuAg(25)Pt(6)      | 16.1    | 1060      | 15.9        | 0.54       | 46      | 93      | 6-11     |
| AuCu(14)Pt(9)Ag(4) | 16      | 955       | 14.3-25     |            |         |         | 19-27    |

We are working on gold alloys since we only need billion cycle operation



### Switch Contact Pairs



# **Conclusions on Reliability of Metal-Contacts**

- Under ideal conditions (gold) microswitch contacts achieve predicted metal-metal contact resistance.
- Adhesion can be a large fraction of the actuation force.
- Thermal effects limit the maximum switch current.
- Switch can work even if the contacts look bad.
- More work is needed on models and verification, particularly on contaminant/protective films, material transfer and electromigration.
- This is an area of active research. I call it Voodoo science.
- The ADI/Radant switch can handle > 2 W at 10 GHz for > 2 Billion cycles.

# **Silicon Nitride Encapsulated Switches**



Released switch under nitride cap



Nitride cap partially removed showing released switch

# **Capping Layer Process Flow**

| Mask Layout | Side View | Process Step                                                                                                                                                                                                                                    |
|-------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |           | Unreleased switch wafer                                                                                                                                                                                                                         |
|             |           | Deposit 2 <sup>nd</sup> sacrificial layer<br>PMGI, 3.0 µm                                                                                                                                                                                       |
|             |           | Deposit dielectric capping layer<br>Sputtered Si <sub>3</sub> N <sub>4</sub> , 1.7 μm<br>Release switches through access holes<br>Wet release, Supercritical CO <sub>2</sub> dry<br>Seal access holes<br>PECVD SiO <sub>2</sub> , 2.0 μm, 300°C |
|             |           | ITAR (2005)                                                                                                                                                                                                                                     |



# Modeled Pull-in time Variation



Damping coefficient , b, varied in model to establish pull-in time variation

b is linearly related to absolute pressure

Pull-in time measurement can easily detect < 3µs variation

Correlates to < 2% absolute pressure variation





### DC-50 GHz Wafer-Scale Package: UoM





- CPW line on glass wafer.
- Silicon cap wafer (1000 Ω-cm).
- Oxide interlayer.
- Gold-to-gold thermo-compresssion
- Bonding (360°C, 200 N, 30 min)

The University of Michigan





# **Package Requirements**





GOMAC05-14 JBM 4/6/2005

- Package insertion loss < 0.06 dB @ 20 GHz, less than 0.025 dB per transition
- Package return loss less than 30 dB @ 20 GHz, well matched transitions
- Line attenuation is 0.92 dB/cm
   @ 40 GHz (with only 1 micron Au on transmission lines)
- Isolation below 80 dB @ 10 GHz (near noise floor of the system) for >750 micron separation

100% Yield on First Die Tested



ITAR (2005)



### **Fabrication of Capacitive Membrane Switches**



### Power Handling: Shunt Capacitive Switch in Down-State Position



Agrees quite well with models. Well understood phenomena.

Raytheon

## **Reliability of Capacitive Switches**

- Switch lifetime in <u>Capacitive</u> <u>Switches</u> is due to metal-todielectric stiction.
- In this case, there is a large contact area (80x100 um) and stiction occurs mostly due to dielectric charging.
- Possible Solution: Use bipolar voltage so as not to charge the dielectric. Price is a two level voltage which is not allowed in many portable applications.

'he University of Michigan



### **Bipolar Activation to Solve Dielectric Charging**





# **Dielectric Charging**

• Phenomena

Tunneling and trapping of electric charges on or in the switch dielectric layer. These charges are isolated by the high resistivity and long recombination times within the dielectric.

• Effect on MEMS switches

Buried charges within the dielectric layer screen the electrostatic field and may cause the switch not to release (stick) or actuate when desired.

- Types of Charging
  - Ohmic (Fowler-Nordheim)
  - Frenkel-Poole
  - Dielectric charging is a combination of both charging mechanisms







### **Reflectarray antenna for satellite : ARRESAT**

**Réalisation cellules actives** 








#### BOSCH **Glass frit packaging** Temperature and resonance frequency Standard bridge Bridge with S-type suspension 1.0 1.0 30 °C 30 °C - 30 °C - 40 °C - 50 °C - 60 °C - 70 °C - 80 °C - 90 °C - 100 °C -50 °C -70 °C -90 °C displacement (normalized) displacement (normalized) 0.8-0.8 100 °C 0.6 0.6 0.4 0.4 0.2 0.2 0.0-0.0-150 100 50 200 50 100 150 200 250 300 frequency / kHz frequency / kHz

09.06.2003 | IMS 2003 Workshop "Advances in RF MEMS Packaging Technology"

© Alle Rechte bei Robert Bosch GmbH, auch für den Fall von Schutzrechtsanmeldungen. Jede Verfügungsbefugnis, wie Kopier- und Weitergaberecht, bei uns.

17











**MIT Lincoln Laboratory** 







Nieminen et al.; J. Micromachining 2002.



Peroulis, Katehi; MTT-S 2003.

#### PHILIPS

# **Dual-gap tunable capacitor**



- Dual-gap design and bumps prevent 'pull-in' effect
- Mechanical suspension limits deformation due to thermal expansion

Shunt capacitor in a 50 Ohm coplanar wave guide (CPW)
Research





• Capacitance can be made to increase or decrease with voltage depending on the finger orientation. This results in 1:1 insertion with deployed filters.





#### **Discrete-Position Varactor Bank**

A varactor bank including 3 different discrete-position varactors in parallel results in 8 capacitance values. Bias electrodes are on the side.



### Two-Bit Switched Capacitor Array (metal contact is needed)



#### **Electromagnetic Modeling of Capacitive Switches**





$$Z_{s} = \frac{1}{j\omega C} + j\omega L + R_{s} \qquad f_{o} = \frac{1}{2\pi\sqrt{LC}}$$





## **Rockwell DC-Contact Series Switch**



## **Design of SP4T Switch**





SCIENTIFIC

- Switches: 0.1 dB intrinsic loss up to 40-50 GHz (capacitive and metal-contact)
- State-of-the-art in MEMS Phase Shifters:

0.25 dB/bit at X-band (demonstrated: U.S., *Japan*) 0.35 dB/bit at Ku-Band (demonstrated:U.S., *Japan*) 0.50 dB/bit at K-Band 0.70 dB/bit at Ka-Band (demonstrated: U.S., *Japan, Korea, Europe*) 0.80 dB/bit at V-Band (demonstrated: *Korea* !) 1.0-1.2 dB/bit at W-Band (demonstrated: U.S.)

- Infinite shelf life. NO AGING. Low sensitivity to radiation damage
- Ideally suited for radars (always switching)
- On-wafer reliability demonstrated to 50-100 Billion cycles in the U.S. and Billions in Japan, Korea and Europe (at mW power levels). Excellent for missile systems.

RF MEMS will be an enabling technology for phased array systems



# Phased Array Topologies



#### Standard Design:

- Used in all systems today
- NF: 2-5 dB (17-35 GHz)
- Requires a T/R module per element





#### Reflect Array Design:

- Limited by phase shifter loss
- Requires one T/R module
- Not practical with GaAs MMICs
  - (NF: 10-17 dB at 17-35 GHz)











#### 4-bit Miniature X-band MEMS Phase Shifter

- 8-mil (200 um) GaAs or high-rho Silicon substrate
- 7 mm<sup>2</sup> area (smallest MEMS phase shifter to date)
- We can make it 4.5 mm<sup>2</sup> in the next generation





#### **Conclusions on RF MEMS Switches and Phase Shifters**

- We basically can design any switch or phase shifter up to 200 GHz using RF MEMS.
- At X to Ka-Band, switched T-lines (and switched networks) are best.
- At mm-wave frequencies (60-140 GHz), distributed phase shifters are very good since they are easy to analyze and build. Also, they require a capacitance ratio of 2-3, so high reliability devices can be used.
- As usual, packaging and the package resonance are key in the design. In situ packaging will help a lot.



#### **Review of Tunable Filter Technologies**

- 1) Mechanically Tunable Filters:
- Advantages: Low insertion loss, large power handling
- Disadvantages: Large Size, very slow tuning, heavy
- 2) Magnetically-Based Tunable Filters (YIG):
- · Advantages: Very large tuning range, low insertion loss
- Disadvantages: Medium size, considerable DC power consumption, slow tuning (ms)
- 3) Electrically Tunable Filters (Semiconductors, RF MEMS, Ferroelectrics):
- Advantages: Small size, low power consumption, fast tuning (µs)
- · Disadvantages: Low Q, high insertion loss, low power handling
- Research topic: Higher Q, less loss, more tuning, higher linearity



#### **YIG Filters**

IIP\_==24 dBm



- DC Power Consumption : 1 3 W
- Weight (2-pole): 500 gr
- Size (2- pole): 35mm \* 35mm \* 35mm
- Acceptable linearity
- High Q, Narrow bandwidth
- High tunability (octave)



### Switched Capacitor Bank Design and Simulations







#### MAM capacitor element values

| C <sub>1(R)</sub> ( <b>f</b> F) | 24  |
|---------------------------------|-----|
| C <sub>2(R)</sub> (fF)          | 35  |
| C <sub>3(R)</sub> (fF)          | 65  |
| C <sub>4(R)</sub> (fF)          | 120 |
| C <sub>P(R)</sub> (fF)          | 35  |

#### **MEMS** switch element values

| C <sub>MEMS-up</sub> (fF)   | 38  |
|-----------------------------|-----|
| C <sub>MEMS-down</sub> (fF) | 720 |
| L <sub>M</sub> (pH)         | 15  |
| $R_{M}(\Omega)$             | 0.7 |

#### The Effect of Bias Resistance on Capacitor Q



• The bias line resistor has a strong loading effect on the Q of C<sub>R</sub>.

- The C\_R quality factor doubles for bias line resistance change from 1 k\Omega/sq to 10 k\Omega/sq.

#### Layouts for capacitor bank, transformer and tunable filter



- The coupling factor between two resonators is not exactly the same as lumped model, because the coupling is not only from the transformer.
- The amount of desired coupling can be adjusted by the distance between two inductors when the whole resonator is simulated using the MOM.

#### **Differential Measurement Setup**

Testing Procedure :

- Fully differential excitation using two hybrid couplers
- Using differential RF probes (GSGSG) for measurement
- Acceptable imbalance for the hybrid couplers:
  - Phase imbalance < 10 Degree
  - Amplitude imbalance < 2 dB
- A calibration software is used to achieve LRRM differential calibration.





#### **RF MEMS Mechanical Model**







### **Nonlinear Measurement, Power Handling**







#### Fabricated 12-18 GHz Tunable Filter





L<sub>M</sub> (pH)

R<sub>M</sub> (Ω)

15

0.7





### Rockwell 2-pole 240-360 MHz Tunable Filter






– Metal thickness & skin depth NORTHROP GRUMMAN

-30

700

900

1100 1300 1500 Frequency (MHz) 1700

1900

### 1.6-2.5 GHz Tunable Filter (Ring Tapped Input)



### **Matching Networks for 4-20 Power Amplifier Applications**



## 8-Element Network: Impedance Coverage





#### Ka-Band Reconfigurable Network with 8 Switched Capacitors





## Single-Stub Tuner with 11 Switched Capacitors for 50-80 GHz Applications



 $|\Gamma_{MAX}|$  from 90 measured impedances out of 1024 (210) possible ones

| f (GHz) | Γ <sub>MAX</sub> |
|---------|------------------|
| 50      | 0.81             |
| 55      | 0.80             |
| 60      | 0.90             |
| 65      | 0.94             |
| 70      | 0.97             |
| 75      | 0.97             |
| 78      | 0.99             |



# **Conclusions on Reconfigurable Networks**

- Easy compared to tunable filters.
- Pay attention to the voltage across the switches/varactors, and for hot actuation. This is important in power amplifiers.
- We have done them all the way to 120 GHz. No more work in this area (unless there is some serious power to handle).
- Distributed designs have much less loss than stub-based designs.



